board.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /************************************************************************************
  2. * configs/stm32f411e-disco/include/board.h
  3. *
  4. * Copyright (C) 2016 Gregory Nutt. All rights reserved.
  5. * Author: Konstantin Berezenko <kpberezenko@gmail.com>
  6. *
  7. * based on configs/nucleo-f4x1re/include/board.h
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. *
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in
  17. * the documentation and/or other materials provided with the
  18. * distribution.
  19. * 3. Neither the name NuttX nor the names of its contributors may be
  20. * used to endorse or promote products derived from this software
  21. * without specific prior written permission.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  24. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  25. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
  26. * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
  27. * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  29. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  30. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
  31. * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  32. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
  33. * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  34. * POSSIBILITY OF SUCH DAMAGE.
  35. *
  36. ************************************************************************************/
  37. #ifndef __CONFIGS_STM32F411E_DISCO_INCLUDE_BOARD_H
  38. #define __CONFIGS_STM32F411E_DISCO_INCLUDE_BOARD_H
  39. /************************************************************************************
  40. * Included Files
  41. ************************************************************************************/
  42. #include <nuttx/config.h>
  43. #ifndef __ASSEMBLY__
  44. # include <stdint.h>
  45. #endif
  46. #include <stm32.h>
  47. /************************************************************************************
  48. * Pre-processor Definitions
  49. ************************************************************************************/
  50. /* Clocking *************************************************************************/
  51. /*
  52. * System Clock source : PLLCLK (HSE)
  53. * SYSCLK(Hz) : 96000000 Determined by PLL configuration
  54. * HCLK(Hz) : 96000000 (STM32_RCC_CFGR_HPRE)
  55. * AHB Prescaler : 1 (STM32_RCC_CFGR_HPRE)
  56. * APB1 Prescaler : 4 (STM32_RCC_CFGR_PPRE1)
  57. * APB2 Prescaler : 2 (STM32_RCC_CFGR_PPRE2)
  58. * HSI Frequency(Hz) : 16000000 (nominal)
  59. * PLLM : 4 (STM32_PLLCFG_PLLM)
  60. * PLLN : 192 (STM32_PLLCFG_PLLN)
  61. * PLLP : 4 (STM32_PLLCFG_PLLP)
  62. * PLLQ : 8 (STM32_PLLCFG_PPQ)
  63. * Flash Latency(WS) : 3
  64. * Prefetch Buffer : OFF
  65. * Instruction cache : ON
  66. * Data cache : ON
  67. * Require 48MHz for USB OTG FS, : Enabled
  68. * SDIO and RNG clock
  69. */
  70. /* HSI - 16 MHz RC factory-trimmed
  71. * LSI - 32 KHz RC
  72. * HSE - 8 MHz Crystal
  73. * LSE - not installed
  74. */
  75. #define STM32_BOARD_XTAL 8000000ul
  76. #define STM32_HSI_FREQUENCY 16000000ul
  77. #define STM32_LSI_FREQUENCY 32000
  78. #define STM32_HSE_FREQUENCY STM32_BOARD_XTAL
  79. /* Main PLL Configuration.
  80. *
  81. * Formulae:
  82. *
  83. * VCO input frequency = PLL input clock frequency / PLLM, 2 <= PLLM <= 63
  84. * VCO output frequency = VCO input frequency × PLLN, 192 <= PLLN <= 432
  85. * PLL output clock frequency = VCO frequency / PLLP, PLLP = 2, 4, 6, or 8
  86. * USB OTG FS clock frequency = VCO frequency / PLLQ, 2 <= PLLQ <= 15
  87. *
  88. * There is no config for 100 MHz and 48 MHz for usb,
  89. * so we would like to have SYSYCLK=96MHz and we must have the USB clock= 48MHz.
  90. *
  91. * PLLQ = 8 PLLP = 4 PLLN=192 PLLM=4
  92. *
  93. * We will configure like this
  94. *
  95. * PLL source is HSE
  96. * PLL_VCO = (STM32_HSE_FREQUENCY / PLLM) * PLLN
  97. * = (8,000,000 / 4) * 192
  98. * = 384,000,000
  99. * SYSCLK = PLL_VCO / PLLP
  100. * = 384,000,000 / 4 = 96,000,000
  101. * USB OTG FS and SDIO Clock
  102. * = PLL_VCO / PLLQ
  103. * = 384,000,000 / 8 = 48,000,000
  104. */
  105. #define STM32_PLLCFG_PLLM RCC_PLLCFG_PLLM(4)
  106. #define STM32_PLLCFG_PLLN RCC_PLLCFG_PLLN(192)
  107. #define STM32_PLLCFG_PLLP RCC_PLLCFG_PLLP_4
  108. #define STM32_PLLCFG_PLLQ RCC_PLLCFG_PLLQ(8)
  109. #define STM32_SYSCLK_FREQUENCY 96000000ul
  110. /* AHB clock (HCLK) is SYSCLK (96MHz) */
  111. #define STM32_RCC_CFGR_HPRE RCC_CFGR_HPRE_SYSCLK /* HCLK = SYSCLK / 1 */
  112. #define STM32_HCLK_FREQUENCY STM32_SYSCLK_FREQUENCY
  113. #define STM32_BOARD_HCLK STM32_HCLK_FREQUENCY /* Same as above, to satisfy compiler */
  114. /* APB1 clock (PCLK1) is HCLK/4 (24MHz) */
  115. #define STM32_RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_HCLKd4 /* PCLK1 = HCLK / 4 */
  116. #define STM32_PCLK1_FREQUENCY (STM32_HCLK_FREQUENCY/4)
  117. /* Timers driven from APB1 will be twice PCLK1 */
  118. /* REVISIT */
  119. #define STM32_APB1_TIM2_CLKIN (2*STM32_PCLK1_FREQUENCY)
  120. #define STM32_APB1_TIM3_CLKIN (2*STM32_PCLK1_FREQUENCY)
  121. #define STM32_APB1_TIM4_CLKIN (2*STM32_PCLK1_FREQUENCY)
  122. #define STM32_APB1_TIM5_CLKIN (2*STM32_PCLK1_FREQUENCY)
  123. #define STM32_APB1_TIM6_CLKIN (2*STM32_PCLK1_FREQUENCY)
  124. #define STM32_APB1_TIM7_CLKIN (2*STM32_PCLK1_FREQUENCY)
  125. #define STM32_APB1_TIM12_CLKIN (2*STM32_PCLK1_FREQUENCY)
  126. #define STM32_APB1_TIM13_CLKIN (2*STM32_PCLK1_FREQUENCY)
  127. #define STM32_APB1_TIM14_CLKIN (2*STM32_PCLK1_FREQUENCY)
  128. /* APB2 clock (PCLK2) is HCLK (48MHz) */
  129. #define STM32_RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_HCLKd2 /* PCLK2 = HCLK / 2 */
  130. #define STM32_PCLK2_FREQUENCY (STM32_HCLK_FREQUENCY/2)
  131. /* Timers driven from APB2 will be twice PCLK2 */
  132. #define STM32_APB2_TIM1_CLKIN (2*STM32_PCLK2_FREQUENCY)
  133. #define STM32_APB2_TIM8_CLKIN (2*STM32_PCLK2_FREQUENCY)
  134. #define STM32_APB2_TIM9_CLKIN (2*STM32_PCLK1_FREQUENCY)
  135. #define STM32_APB2_TIM10_CLKIN (2*STM32_PCLK1_FREQUENCY)
  136. #define STM32_APB2_TIM11_CLKIN (2*STM32_PCLK1_FREQUENCY)
  137. /* Timer Frequencies, if APBx is set to 1, frequency is same to APBx
  138. * otherwise frequency is 2xAPBx.
  139. * Note: TIM1,8 are on APB2, others on APB1
  140. */
  141. /* REVISIT */
  142. #define BOARD_TIM1_FREQUENCY (2 * STM32_PCLK2_FREQUENCY)
  143. #define BOARD_TIM2_FREQUENCY (2 * STM32_PCLK1_FREQUENCY)
  144. #define BOARD_TIM3_FREQUENCY (2 * STM32_PCLK1_FREQUENCY)
  145. #define BOARD_TIM4_FREQUENCY (2 * STM32_PCLK1_FREQUENCY)
  146. #define BOARD_TIM5_FREQUENCY (2 * STM32_PCLK1_FREQUENCY)
  147. #define BOARD_TIM6_FREQUENCY (2 * STM32_PCLK1_FREQUENCY)
  148. #define BOARD_TIM7_FREQUENCY (2 * STM32_PCLK1_FREQUENCY)
  149. #define BOARD_TIM8_FREQUENCY (2 * STM32_PCLK2_FREQUENCY)
  150. /* SDIO dividers. Note that slower clocking is required when DMA is disabled
  151. * in order to avoid RX overrun/TX underrun errors due to delayed responses
  152. * to service FIFOs in interrupt driven mode. These values have not been
  153. * tuned!!!
  154. *
  155. * HCLK=72MHz, SDIOCLK=72MHz, SDIO_CK=HCLK/(178+2)=400 KHz
  156. */
  157. /* REVISIT */
  158. #define SDIO_INIT_CLKDIV (178 << SDIO_CLKCR_CLKDIV_SHIFT)
  159. /* DMA ON: HCLK=72 MHz, SDIOCLK=72MHz, SDIO_CK=HCLK/(2+2)=18 MHz
  160. * DMA OFF: HCLK=72 MHz, SDIOCLK=72MHz, SDIO_CK=HCLK/(3+2)=14.4 MHz
  161. */
  162. /* REVISIT */
  163. #ifdef CONFIG_SDIO_DMA
  164. # define SDIO_MMCXFR_CLKDIV (2 << SDIO_CLKCR_CLKDIV_SHIFT)
  165. #else
  166. # define SDIO_MMCXFR_CLKDIV (3 << SDIO_CLKCR_CLKDIV_SHIFT)
  167. #endif
  168. /* DMA ON: HCLK=72 MHz, SDIOCLK=72MHz, SDIO_CK=HCLK/(1+2)=24 MHz
  169. * DMA OFF: HCLK=72 MHz, SDIOCLK=72MHz, SDIO_CK=HCLK/(3+2)=14.4 MHz
  170. */
  171. /* REVISIT */
  172. #ifdef CONFIG_SDIO_DMA
  173. # define SDIO_SDXFR_CLKDIV (1 << SDIO_CLKCR_CLKDIV_SHIFT)
  174. #else
  175. # define SDIO_SDXFR_CLKDIV (3 << SDIO_CLKCR_CLKDIV_SHIFT)
  176. #endif
  177. /* DMA Channel/Stream Selections ****************************************************/
  178. /* Stream selections are arbitrary for now but might become important in the future
  179. * is we set aside more DMA channels/streams.
  180. *
  181. * SDIO DMA
  182. *   DMAMAP_SDIO_1 = Channel 4, Stream 3 <- may later be used by SPI DMA
  183. *   DMAMAP_SDIO_2 = Channel 4, Stream 6
  184. */
  185. #define DMAMAP_SDIO DMAMAP_SDIO_1
  186. /* Need to VERIFY fwb */
  187. #define DMACHAN_SPI1_RX DMAMAP_SPI1_RX_1
  188. #define DMACHAN_SPI1_TX DMAMAP_SPI1_TX_1
  189. #define DMACHAN_SPI2_RX DMAMAP_SPI2_RX
  190. #define DMACHAN_SPI2_TX DMAMAP_SPI2_TX
  191. /* Alternate function pin selections ************************************************/
  192. /* USART1:
  193. * RXD: PA10 CN9 pin 3, CN10 pin 33
  194. * PB7 CN7 pin 21
  195. * TXD: PA9 CN5 pin 1, CN10 pin 21
  196. * PB6 CN5 pin 3, CN10 pin 17
  197. */
  198. #if 1
  199. # define GPIO_USART1_RX GPIO_USART1_RX_1 /* PA10 */
  200. # define GPIO_USART1_TX GPIO_USART1_TX_1 /* PA9 */
  201. #else
  202. # define GPIO_USART1_RX GPIO_USART1_RX_2 /* PB7 */
  203. # define GPIO_USART1_TX GPIO_USART1_TX_2 /* PB6 */
  204. #endif
  205. /* USART2:
  206. * RXD: PA3 CN9 pin 1 (See SB13, 14, 62, 63). CN10 pin 37
  207. * PD6
  208. * TXD: PA2 CN9 pin 2(See SB13, 14, 62, 63). CN10 pin 35
  209. * PD5
  210. */
  211. #define GPIO_USART2_RX GPIO_USART2_RX_1 /* PA3 */
  212. #define GPIO_USART2_TX GPIO_USART2_TX_1 /* PA2 */
  213. #define GPIO_USART2_RTS GPIO_USART2_RTS_2
  214. #define GPIO_USART2_CTS GPIO_USART2_CTS_2
  215. /* USART6:
  216. * RXD: PC7 CN5 pin2, CN10 pin 19
  217. * PA12 CN10, pin 12
  218. * TXD: PC6 CN10, pin 4
  219. * PA11 CN10, pin 14
  220. */
  221. #define GPIO_USART6_RX GPIO_USART6_RX_1 /* PC7 */
  222. #define GPIO_USART6_TX GPIO_USART6_TX_1 /* PC6 */
  223. /* UART RX DMA configurations */
  224. #define DMAMAP_USART1_RX DMAMAP_USART1_RX_2
  225. #define DMAMAP_USART6_RX DMAMAP_USART6_RX_2
  226. /* I2C
  227. *
  228. * The optional _GPIO configurations allow the I2C driver to manually
  229. * reset the bus to clear stuck slaves. They match the pin configuration,
  230. * but are normally-high GPIOs.
  231. */
  232. #define GPIO_I2C1_SCL GPIO_I2C1_SCL_2
  233. #define GPIO_I2C1_SDA GPIO_I2C1_SDA_2
  234. #define GPIO_I2C1_SCL_GPIO \
  235. (GPIO_OUTPUT|GPIO_OPENDRAIN|GPIO_SPEED_50MHz|GPIO_OUTPUT_SET|GPIO_PORTB|GPIO_PIN8)
  236. #define GPIO_I2C1_SDA_GPIO \
  237. (GPIO_OUTPUT|GPIO_OPENDRAIN|GPIO_SPEED_50MHz|GPIO_OUTPUT_SET|GPIO_PORTB|GPIO_PIN9)
  238. #define GPIO_I2C2_SCL GPIO_I2C2_SCL_1
  239. #define GPIO_I2C2_SDA GPIO_I2C2_SDA_1
  240. #define GPIO_I2C2_SCL_GPIO \
  241. (GPIO_OUTPUT|GPIO_OPENDRAIN|GPIO_SPEED_50MHz|GPIO_OUTPUT_SET|GPIO_PORTB|GPIO_PIN10)
  242. #define GPIO_I2C2_SDA_GPIO \
  243. (GPIO_OUTPUT|GPIO_OPENDRAIN|GPIO_SPEED_50MHz|GPIO_OUTPUT_SET|GPIO_PORTB|GPIO_PIN11)
  244. /* SPI
  245. *
  246. * There are sensors on SPI1, and SPI2 is connected to the FRAM.
  247. */
  248. #define GPIO_SPI1_MISO GPIO_SPI1_MISO_1
  249. #define GPIO_SPI1_MOSI GPIO_SPI1_MOSI_1
  250. #define GPIO_SPI1_SCK GPIO_SPI1_SCK_1
  251. #define GPIO_SPI2_MISO GPIO_SPI2_MISO_1
  252. #define GPIO_SPI2_MOSI GPIO_SPI2_MOSI_1
  253. #define GPIO_SPI2_SCK GPIO_SPI2_SCK_2
  254. /* LEDs
  255. *
  256. * The STM32F411E Discovery board has four user leds but only one is configured so far.
  257. * LD2 connected to PD12.
  258. */
  259. /* LED index values for use with board_userled() */
  260. #define BOARD_LD2 0
  261. #define BOARD_NLEDS 1
  262. /* LED bits for use with board_userled_all() */
  263. #define BOARD_LD2_BIT (1 << BOARD_LD2)
  264. /* Buttons
  265. *
  266. * B1 USER: the user button is connected to the I/O PA0 of the STM32
  267. * microcontroller.
  268. */
  269. #define BUTTON_USER 0
  270. #define NUM_BUTTONS 1
  271. #define BUTTON_USER_BIT (1 << BUTTON_USER)
  272. /************************************************************************************
  273. * Public Data
  274. ************************************************************************************/
  275. #ifndef __ASSEMBLY__
  276. #undef EXTERN
  277. #if defined(__cplusplus)
  278. #define EXTERN extern "C"
  279. extern "C"
  280. {
  281. #else
  282. #define EXTERN extern
  283. #endif
  284. /************************************************************************************
  285. * Public Function Prototypes
  286. ************************************************************************************/
  287. /************************************************************************************
  288. * Name: stm32_boardinitialize
  289. *
  290. * Description:
  291. * All STM32 architectures must provide the following entry point. This entry point
  292. * is called early in the initialization -- after all memory has been configured
  293. * and mapped but before any devices have been initialized.
  294. *
  295. ************************************************************************************/
  296. void stm32_boardinitialize(void);
  297. #undef EXTERN
  298. #if defined(__cplusplus)
  299. }
  300. #endif
  301. #endif /* __ASSEMBLY__ */
  302. #endif /* __CONFIGS_STM32F411E_DISCO_INCLUDE_BOARD_H */