ssd1289.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /**************************************************************************************
  2. * drivers/lcd/ssd1289.h
  3. * Definitions for the Solomon Systech SSD1289 LCD controller
  4. *
  5. * Copyright (C) 2012 Gregory Nutt. All rights reserved.
  6. * Author: Gregory Nutt <gnutt@nuttx.org>
  7. *
  8. * References: SSD1289, Rev 1.3, Apr 2007, Solomon Systech Limited
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. *
  14. * 1. Redistributions of source code must retain the above copyright
  15. * notice, this list of conditions and the following disclaimer.
  16. * 2. Redistributions in binary form must reproduce the above copyright
  17. * notice, this list of conditions and the following disclaimer in
  18. * the documentation and/or other materials provided with the
  19. * distribution.
  20. * 3. Neither the name NuttX nor the names of its contributors may be
  21. * used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  25. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  26. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
  27. * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
  28. * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  29. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  30. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  31. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
  32. * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  33. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
  34. * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  35. * POSSIBILITY OF SUCH DAMAGE.
  36. *
  37. **************************************************************************************/
  38. #ifndef __DRIVERS_LCD_SSD1289_H
  39. #define __DRIVERS_LCD_SSD1289_H
  40. /**************************************************************************************
  41. * Included Files
  42. **************************************************************************************/
  43. #include <nuttx/config.h>
  44. #ifdef CONFIG_LCD_SSD1289
  45. /**************************************************************************************
  46. * Pre-processor Definitions
  47. **************************************************************************************/
  48. /* SSD1289 Register Addresses (All with DC=1) */
  49. #define SSD1289_OSCSTART 0x00 /* Oscillation Start (write) */
  50. #define SSD1289_DEVCODE 0x00 /* Oscillation Start (read) */
  51. #define SSD1289_OUTCTRL 0x01 /* Driver output control */
  52. #define SSD1289_ACCTRL 0x02 /* LCD drive AC control */
  53. #define SSD1289_PWRCTRL1 0x03 /* Power control 1 */
  54. #define SSD1289_CMP1 0x05 /* Compare register 1 */
  55. #define SSD1289_CMP2 0x06 /* Compare register 2 */
  56. #define SSD1289_DSPCTRL 0x07 /* Display control */
  57. #define SSD1289_FCYCCTRL 0x0b /* Frame cycle control */
  58. #define SSD1289_PWRCTRL2 0x0c /* Power control 2 */
  59. #define SSD1289_PWRCTRL3 0x0d /* Power control 3 */
  60. #define SSD1289_PWRCTRL4 0x0e /* Power control 4 */
  61. #define SSD1289_GSTART 0x0f /* Gate scan start position */
  62. #define SSD1289_SLEEP 0x10 /* Sleep mode */
  63. #define SSD1289_ENTRY 0x11 /* Entry mode */
  64. #define SSD1289_OPT3 0x12 /* Optimize Access Speed 3 */
  65. #define SSD1289_GIFCTRL 0x15 /* Generic Interface Control */
  66. #define SSD1289_HPORCH 0x16 /* Horizontal Porch */
  67. #define SSD1289_VPORCH 0x17 /* Vertical Porch */
  68. #define SSD1289_PWRCTRL5 0x1e /* Power control 5 */
  69. #define SSD1289_DATA 0x22 /* RAM data/write data */
  70. #define SSD1289_WRMASK1 0x23 /* RAM write data mask 1 */
  71. #define SSD1289_WRMASK2 0x24 /* RAM write data mask 2 */
  72. #define SSD1289_FFREQ 0x25 /* Frame Frequency */
  73. #define SSD1289_VCOMOTP1 0x28 /* VCOM OTP */
  74. #define SSD1289_OPT1 0x28 /* Optimize Access Speed 1 */
  75. #define SSD1289_VCOMOTP2 0x29 /* VCOM OTP */
  76. #define SSD1289_OPT2 0x2f /* Optimize Access Speed 2 */
  77. #define SSD1289_GAMMA1 0x30 /* Gamma control 1 */
  78. #define SSD1289_GAMMA2 0x31 /* Gamma control 2 */
  79. #define SSD1289_GAMMA3 0x32 /* Gamma control 3 */
  80. #define SSD1289_GAMMA4 0x33 /* Gamma control 4 */
  81. #define SSD1289_GAMMA5 0x34 /* Gamma control 5 */
  82. #define SSD1289_GAMMA6 0x35 /* Gamma control 6 */
  83. #define SSD1289_GAMMA7 0x36 /* Gamma control 7 */
  84. #define SSD1289_GAMMA8 0x37 /* Gamma control 8 */
  85. #define SSD1289_GAMMA9 0x3a /* Gamma control 9 */
  86. #define SSD1289_GAMMA10 0x3b /* Gamma control 10 */
  87. #define SSD1289_VSCROLL1 0x41 /* Vertical scroll control 1 */
  88. #define SSD1289_VSCROLL2 0x42 /* Vertical scroll control 2 */
  89. #define SSD1289_HADDR 0x44 /* Horizontal RAM address position */
  90. #define SSD1289_VSTART 0x45 /* Vertical RAM address start position */
  91. #define SSD1289_VEND 0x46 /* Vertical RAM address end position */
  92. #define SSD1289_W1START 0x48 /* First window start */
  93. #define SSD1289_W1END 0x49 /* First window end */
  94. #define SSD1289_W2START 0x4a /* Second window start */
  95. #define SSD1289_W2END 0x4b /* Second window end */
  96. #define SSD1289_XADDR 0x4e /* Set GDDRAM X address counter */
  97. #define SSD1289_YADDR 0x4f /* Set GDDRAM Y address counter */
  98. /* SSD1289 Register Bit definitions */
  99. /* Index register (DC=0) */
  100. #define SSD1289_INDEX_MASK 0xff
  101. /* Device code (read) */
  102. #define SSD1289_DEVCODE_VALUE 0x8989
  103. /* Oscillation Start (write) */
  104. #define SSD1289_OSCSTART_OSCEN (1 << 0) /* Enable oscillator */
  105. /* Driver output control */
  106. #define SSD1289_OUTCTRL_MUX_SHIFT (0) /* Number of lines for the LCD driver */
  107. #define SSD1289_OUTCTRL_MUX_MASK (0x1ff << SSD1289_OUTCTRL_MUX_SHIFT)
  108. # define SSD1289_OUTCTRL_MUX(n) ((n) << SSD1289_OUTCTRL_MUX_SHIFT)
  109. #define SSD1289_OUTCTRL_TB (1 << 9) /* Selects the output shift direction of the gate driver */
  110. #define SSD1289_OUTCTRL_SM (1 << 10) /* Scanning order of gate driver */
  111. #define SSD1289_OUTCTRL_BGR (1 << 11) /* Order from RGB to BGR in 18-bit GDDRAM data */
  112. #define SSD1289_OUTCTRL_CAD (1 << 12) /* Retention capacitor configuration of the TFT panel */
  113. #define SSD1289_OUTCTRL_REV (1 << 13) /* Reversed display */
  114. #define SSD1289_OUTCTRL_RL (1 << 14) /* RL pin state */
  115. /* LCD drive AC control */
  116. #define SSD1289_ACCTRL_NW_SHIFT (0) /* Number of lines to alternate in N-line inversion */
  117. #define SSD1289_ACCTRL_NW_MASK (0xff << SSD1289_ACCTRL_NW_SHIFT)
  118. #define SSD1289_ACCTRL_WSMD (1 << 8) /* Waveform of WSYNC output */
  119. #define SSD1289_ACCTRL_EOR (1 << 9) /* EOR signals */
  120. #define SSD1289_ACCTRL_BC (1 << 10) /* Select the liquid crystal drive waveform */
  121. #define SSD1289_ACCTRL_ENWS (1 << 11) /* Enables WSYNC output pin */
  122. #define SSD1289_ACCTRL_FLD (1 << 12) /* Set display in interlace drive mode */
  123. /* Power control 1 */
  124. #define SSD1289_PWRCTRL1_AP_SHIFT (1) /* Current from internal operational amplifier */
  125. #define SSD1289_PWRCTRL1_AP_MASK (7 << SSD1289_PWRCTRL1_AP_SHIFT)
  126. # define SSD1289_PWRCTRL1_AP_LEAST (0 << SSD1289_PWRCTRL1_AP_SHIFT)
  127. # define SSD1289_PWRCTRL1_AP_SMALL (1 << SSD1289_PWRCTRL1_AP_SHIFT)
  128. # define SSD1289_PWRCTRL1_AP_SMMED (2 << SSD1289_PWRCTRL1_AP_SHIFT)
  129. # define SSD1289_PWRCTRL1_AP_MEDIUM (3 << SSD1289_PWRCTRL1_AP_SHIFT)
  130. # define SSD1289_PWRCTRL1_AP_MEDLG (4 << SSD1289_PWRCTRL1_AP_SHIFT)
  131. # define SSD1289_PWRCTRL1_AP_LARGE (5 << SSD1289_PWRCTRL1_AP_SHIFT)
  132. # define SSD1289_PWRCTRL1_AP_LGMX (6 << SSD1289_PWRCTRL1_AP_SHIFT)
  133. # define SSD1289_PWRCTRL1_AP_MAX (7 << SSD1289_PWRCTRL1_AP_SHIFT)
  134. #define SSD1289_PWRCTRL1_DC_SHIFT (4) /* Set the step-up cycle of the step-up circuit for 262k-color mode */
  135. #define SSD1289_PWRCTRL1_DC_MASK (15 << SSD1289_PWRCTRL1_DC_SHIFT)
  136. # define SSD1289_PWRCTRL1_DC_FLINEx24 (0 << SSD1289_PWRCTRL1_DC_SHIFT)
  137. # define SSD1289_PWRCTRL1_DC_FLINEx16 (1 << SSD1289_PWRCTRL1_DC_SHIFT)
  138. # define SSD1289_PWRCTRL1_DC_FLINEx12 (2 << SSD1289_PWRCTRL1_DC_SHIFT)
  139. # define SSD1289_PWRCTRL1_DC_FLINEx8 (3 << SSD1289_PWRCTRL1_DC_SHIFT)
  140. # define SSD1289_PWRCTRL1_DC_FLINEx6 (4 << SSD1289_PWRCTRL1_DC_SHIFT)
  141. # define SSD1289_PWRCTRL1_DC_FLINEx5 (5 << SSD1289_PWRCTRL1_DC_SHIFT)
  142. # define SSD1289_PWRCTRL1_DC_FLINEx4 (6 << SSD1289_PWRCTRL1_DC_SHIFT)
  143. # define SSD1289_PWRCTRL1_DC_FLINEx3 (7 << SSD1289_PWRCTRL1_DC_SHIFT)
  144. # define SSD1289_PWRCTRL1_DC_FLINEx2 (8 << SSD1289_PWRCTRL1_DC_SHIFT)
  145. # define SSD1289_PWRCTRL1_DC_FLINEx1 (9 << SSD1289_PWRCTRL1_DC_SHIFT)
  146. # define SSD1289_PWRCTRL1_DC_FOSd4 (10 << SSD1289_PWRCTRL1_DC_SHIFT)
  147. # define SSD1289_PWRCTRL1_DC_FOSd6 (11 << SSD1289_PWRCTRL1_DC_SHIFT)
  148. # define SSD1289_PWRCTRL1_DC_FOSd8 (12 << SSD1289_PWRCTRL1_DC_SHIFT)
  149. # define SSD1289_PWRCTRL1_DC_FOSd10 (13 << SSD1289_PWRCTRL1_DC_SHIFT)
  150. # define SSD1289_PWRCTRL1_DC_FOSd12 (14 << SSD1289_PWRCTRL1_DC_SHIFT)
  151. # define SSD1289_PWRCTRL1_DC_FOSd16 (15 << SSD1289_PWRCTRL1_DC_SHIFT)
  152. #define SSD1289_PWRCTRL1_BT_SHIFT (9) /* Control the step-up factor of the step-up circuit */
  153. #define SSD1289_PWRCTRL1_BT_MASK (7 << SSD1289_PWRCTRL1_BT_SHIFT)
  154. # define SSD1289_PWRCTRL1_BT_p6m5 (0 << SSD1289_PWRCTRL1_BT_SHIFT)
  155. # define SSD1289_PWRCTRL1_BT_p6m4 (1 << SSD1289_PWRCTRL1_BT_SHIFT)
  156. # define SSD1289_PWRCTRL1_BT_p6m6 (2 << SSD1289_PWRCTRL1_BT_SHIFT)
  157. # define SSD1289_PWRCTRL1_BT_p5m5 (3 << SSD1289_PWRCTRL1_BT_SHIFT)
  158. # define SSD1289_PWRCTRL1_BT_p5m4 (4 << SSD1289_PWRCTRL1_BT_SHIFT)
  159. # define SSD1289_PWRCTRL1_BT_p5m3 (5 << SSD1289_PWRCTRL1_BT_SHIFT)
  160. # define SSD1289_PWRCTRL1_BT_p4m4 (6 << SSD1289_PWRCTRL1_BT_SHIFT)
  161. # define SSD1289_PWRCTRL1_BT_p4m3 (7 << SSD1289_PWRCTRL1_BT_SHIFT)
  162. #define SSD1289_PWRCTRL1_DCT_SHIFT (12) /* Step-up cycle of the step-up circuit for 8-color mode */
  163. #define SSD1289_PWRCTRL1_DCT_MASK (15 << SSD1289_PWRCTRL1_DCT_SHIFT)
  164. # define SSD1289_PWRCTRL1_DCT_FLINEx24 (0 << SSD1289_PWRCTRL1_DCT_SHIFT)
  165. # define SSD1289_PWRCTRL1_DCT_FLINEx16 (1 << SSD1289_PWRCTRL1_DCT_SHIFT)
  166. # define SSD1289_PWRCTRL1_DCT_FLINEx12 (2 << SSD1289_PWRCTRL1_DCT_SHIFT)
  167. # define SSD1289_PWRCTRL1_DCT_FLINEx8 (3 << SSD1289_PWRCTRL1_DCT_SHIFT)
  168. # define SSD1289_PWRCTRL1_DCT_FLINEx6 (4 << SSD1289_PWRCTRL1_DCT_SHIFT)
  169. # define SSD1289_PWRCTRL1_DCT_FLINEx5 (5 << SSD1289_PWRCTRL1_DCT_SHIFT)
  170. # define SSD1289_PWRCTRL1_DCT_FLINEx4 (6 << SSD1289_PWRCTRL1_DCT_SHIFT)
  171. # define SSD1289_PWRCTRL1_DCT_FLINEx3 (7 << SSD1289_PWRCTRL1_DCT_SHIFT)
  172. # define SSD1289_PWRCTRL1_DCT_FLINEx2 (8 << SSD1289_PWRCTRL1_DCT_SHIFT)
  173. # define SSD1289_PWRCTRL1_DCT_FLINEx1 (9 << SSD1289_PWRCTRL1_DCT_SHIFT)
  174. # define SSD1289_PWRCTRL1_DCT_FOSd4 (10 << SSD1289_PWRCTRL1_DCT_SHIFT)
  175. # define SSD1289_PWRCTRL1_DCT_FOSd6 (11 << SSD1289_PWRCTRL1_DCT_SHIFT)
  176. # define SSD1289_PWRCTRL1_DCT_FOSd8 (12 << SSD1289_PWRCTRL1_DCT_SHIFT)
  177. # define SSD1289_PWRCTRL1_DCT_FOSd10 (13 << SSD1289_PWRCTRL1_DCT_SHIFT)
  178. # define SSD1289_PWRCTRL1_DCT_FOSd12 (14 << SSD1289_PWRCTRL1_DCT_SHIFT)
  179. # define SSD1289_PWRCTRL1_DCT_FOSd16 (15 << SSD1289_PWRCTRL1_DCT_SHIFT)
  180. /* Compare register 1 and 2 */
  181. #define SSD1289_CMP1_CPG_SHIFT (2)
  182. #define SSD1289_CMP1_CPG_MASK (0x3f << SSD1289_CMP1_CPG_SHIFT)
  183. #define SSD1289_CMP1_CPR_SHIFT (10)
  184. #define SSD1289_CMP1_CPR_MASK (0x3f << SSD1289_CMP1_CPR_SHIFT)
  185. #define SSD1289_CMP2_CPB_SHIFT (2)
  186. #define SSD1289_CMP2_CPB_MASK (0x3f << SSD1289_CMP2_CPB_SHIFT)
  187. /* Display control */
  188. #define SSD1289_DSPCTRL_D_SHIFT (0) /* Display control */
  189. #define SSD1289_DSPCTRL_D_MASK (3 << SSD1289_DSPCTRL_D_SHIFT)
  190. # define SSD1289_DSPCTRL_OFF (0 << SSD1289_DSPCTRL_D_SHIFT)
  191. # define SSD1289_DSPCTRL_INTERNAL (1 << SSD1289_DSPCTRL_D_SHIFT)
  192. # define SSD1289_DSPCTRL_ON (3 << SSD1289_DSPCTRL_D_SHIFT)
  193. #define SSD1289_DSPCTRL_CM (1 << 3) /* 8-color mode setting */
  194. #define SSD1289_DSPCTRL_DTE (1 << 4) /* Selected gate level */
  195. #define SSD1289_DSPCTRL_GON (1 << 5) /* Gate off level */
  196. #define SSD1289_DSPCTRL_SPT (1 << 8) /* 2-division LCD drive */
  197. #define SSD1289_DSPCTRL_VLE_SHIFT (9) /* Vertical scroll control */
  198. #define SSD1289_DSPCTRL_VLE_MASK (3 << SSD1289_DSPCTRL_VLE_SHIFT)
  199. # define SSD1289_DSPCTRL_VLE(n) ((n) << SSD1289_DSPCTRL_VLE_SHIFT)
  200. #define SSD1289_DSPCTRL_PT_SHIFT (11) /* Normalize the source outputs */
  201. #define SSD1289_DSPCTRL_PT_MASK (3 << SSD1289_DSPCTRL_PT_SHIFT)
  202. # define SSD1289_DSPCTRL_PT(n) ((n) << SSD1289_DSPCTRL_PT_SHIFT)
  203. /* Frame cycle control */
  204. #define SSD1289_FCYCCTRL_RTN_SHIFT (0) /* Number of clocks in each line */
  205. #define SSD1289_FCYCCTRL_RTN_MASK (3 << SSD1289_FCYCCTRL_RTN_SHIFT)
  206. # define SSD1289_FCYCCTRL_RTN(n) (((n)-16) << SSD1289_FCYCCTRL_RTN_SHIFT)
  207. #define SSD1289_FCYCCTRL_SRTN (1 << 4) /* When SRTN =1, RTN3-0 value will be count */
  208. #define SSD1289_FCYCCTRL_SDIV (1 << 5) /* When SDIV = 1, DIV1-0 value will be count */
  209. #define SSD1289_FCYCCTRL_DIV_SHIFT (6) /* Set the division ratio of clocks */
  210. #define SSD1289_FCYCCTRL_DIV_MASK (3 << SSD1289_FCYCCTRL_DIV_SHIFT)
  211. # define SSD1289_FCYCCTRL_DIV1 (0 << SSD1289_FCYCCTRL_DIV_SHIFT)
  212. # define SSD1289_FCYCCTRL_DIV2 (1 << SSD1289_FCYCCTRL_DIV_SHIFT)
  213. # define SSD1289_FCYCCTRL_DIV4 (2 << SSD1289_FCYCCTRL_DIV_SHIFT)
  214. # define SSD1289_FCYCCTRL_DIV8 (3 << SSD1289_FCYCCTRL_DIV_SHIFT)
  215. #define SSD1289_FCYCCTRL_EQ_SHIFT (8) /* Sets the equalizing period */
  216. #define SSD1289_FCYCCTRL_EQ_MASK (3 << SSD1289_FCYCCTRL_EQ_SHIFT)
  217. # define SSD1289_FCYCCTRL_EQ(n) (((n)-1) << SSD1289_FCYCCTRL_EQ_SHIFT) /* n = 2-8 clocks */
  218. #define SSD1289_FCYCCTRL_SDT_SHIFT (12) /* Set delay amount from the gate output */
  219. #define SSD1289_FCYCCTRL_SDT_MASK (3 << SSD1289_FCYCCTRL_SDT_SHIFT)
  220. # define SSD1289_FCYCCTRL_SDT(n) ((n) << SSD1289_FCYCCTRL_SDT_SHIFT) /* n = 1-3 clocks */
  221. #define SSD1289_FCYCCTRL_NO_SHIFT (14) /* Sets amount of non-overlap of the gate output */
  222. #define SSD1289_FCYCCTRL_NO_MASK (3 << SSD1289_FCYCCTRL_NO_SHIFT)
  223. # define SSD1289_FCYCCTRL_NO(n) ((n) << SSD1289_FCYCCTRL_NO_SHIFT) /* n = 1-3 clocks */
  224. /* Power control 2 */
  225. #define SSD1289_PWRCTRL2_VRC_SHIFT (0) /* Adjust VCIX2 output voltage */
  226. #define SSD1289_PWRCTRL2_VRC_MASK (7 << SSD1289_PWRCTRL2_VRC_SHIFT)
  227. # define SSD1289_PWRCTRL2_VRC_5p1V (0 << SSD1289_PWRCTRL2_VRC_SHIFT)
  228. # define SSD1289_PWRCTRL2_VRC_5p2V (1 << SSD1289_PWRCTRL2_VRC_SHIFT)
  229. # define SSD1289_PWRCTRL2_VRC_5p3V (2 << SSD1289_PWRCTRL2_VRC_SHIFT)
  230. # define SSD1289_PWRCTRL2_VRC_5p4V (3 << SSD1289_PWRCTRL2_VRC_SHIFT)
  231. # define SSD1289_PWRCTRL2_VRC_5p5V (4 << SSD1289_PWRCTRL2_VRC_SHIFT)
  232. # define SSD1289_PWRCTRL2_VRC_5p6V (5 << SSD1289_PWRCTRL2_VRC_SHIFT)
  233. # define SSD1289_PWRCTRL2_VRC_5p7V (6 << SSD1289_PWRCTRL2_VRC_SHIFT)
  234. # define SSD1289_PWRCTRL2_VRC_5p8V (7 << SSD1289_PWRCTRL2_VRC_SHIFT)
  235. /* Power control 3 */
  236. #define SSD1289_PWRCTRL3_VRH_SHIFT (0) /* Set amplitude magnification of VLCD63 */
  237. #define SSD1289_PWRCTRL3_VRH_MASK (15 << SSD1289_PWRCTRL3_VRH_SHIFT)
  238. # define SSD1289_PWRCTRL3_VRH_x1p540 (0 << SSD1289_PWRCTRL3_VRH_SHIFT)
  239. # define SSD1289_PWRCTRL3_VRH_x1p620 (1 << SSD1289_PWRCTRL3_VRH_SHIFT)
  240. # define SSD1289_PWRCTRL3_VRH_x1p700 (2 << SSD1289_PWRCTRL3_VRH_SHIFT)
  241. # define SSD1289_PWRCTRL3_VRH_x1p780 (3 << SSD1289_PWRCTRL3_VRH_SHIFT)
  242. # define SSD1289_PWRCTRL3_VRH_x1p850 (4 << SSD1289_PWRCTRL3_VRH_SHIFT)
  243. # define SSD1289_PWRCTRL3_VRH_x1p930 (5 << SSD1289_PWRCTRL3_VRH_SHIFT)
  244. # define SSD1289_PWRCTRL3_VRH_x2p020 (6 << SSD1289_PWRCTRL3_VRH_SHIFT)
  245. # define SSD1289_PWRCTRL3_VRH_x2p090 (7 << SSD1289_PWRCTRL3_VRH_SHIFT)
  246. # define SSD1289_PWRCTRL3_VRH_x2p165 (8 << SSD1289_PWRCTRL3_VRH_SHIFT)
  247. # define SSD1289_PWRCTRL3_VRH_x2p245 (9 << SSD1289_PWRCTRL3_VRH_SHIFT)
  248. # define SSD1289_PWRCTRL3_VRH_x2p335 (10 << SSD1289_PWRCTRL3_VRH_SHIFT)
  249. # define SSD1289_PWRCTRL3_VRH_x2p400 (11 << SSD1289_PWRCTRL3_VRH_SHIFT)
  250. # define SSD1289_PWRCTRL3_VRH_x2p500 (12 << SSD1289_PWRCTRL3_VRH_SHIFT)
  251. # define SSD1289_PWRCTRL3_VRH_x2p570 (13 << SSD1289_PWRCTRL3_VRH_SHIFT)
  252. # define SSD1289_PWRCTRL3_VRH_x2p645 (14 << SSD1289_PWRCTRL3_VRH_SHIFT)
  253. # define SSD1289_PWRCTRL3_VRH_x2p725 (15 << SSD1289_PWRCTRL3_VRH_SHIFT)
  254. /* Power control 4 */
  255. #define SSD1289_PWRCTRL4_VDV_SHIFT (8) /* Set amplitude magnification of VLCD63 */
  256. #define SSD1289_PWRCTRL4_VDV_MASK (32 << SSD1289_PWRCTRL4_VDV_SHIFT)
  257. # define SSD1289_PWRCTRL4_VDV(n) ((n) << SSD1289_PWRCTRL4_VDV_SHIFT)
  258. #define SSD1289_PWRCTRL4_VCOMG (1 << 13) /* VcomL variable */
  259. /* Gate scan start position */
  260. #define SSD1289_GSTART_MASK 0x1ff
  261. /* Sleep mode */
  262. #define SSD1289_SLEEP_ON (1 << 0)
  263. /* Entry mode */
  264. #define SSD1289_ENTRY_LG_SHIFT (0) /* Write after comparing */
  265. #define SSD1289_ENTRY_LG_MASK (7 << SSD1289_ENTRY_LG_SHIFT)
  266. #define SSD1289_ENTRY_AM (1 << 3) /* Address counter direction */
  267. #define SSD1289_ENTRY_ID_SHIFT (4) /* Address increment mode */
  268. #define SSD1289_ENTRY_ID_MASK (3 << SSD1289_ENTRY_ID_SHIFT)
  269. # define SSD1289_ENTRY_ID_HDECVDEC (0 << SSD1289_ENTRY_ID_SHIFT)
  270. # define SSD1289_ENTRY_ID_HINCVDEC (1 << SSD1289_ENTRY_ID_SHIFT)
  271. # define SSD1289_ENTRY_ID_HDECVINC (2 << SSD1289_ENTRY_ID_SHIFT)
  272. # define SSD1289_ENTRY_ID_HINCVINC (3 << SSD1289_ENTRY_ID_SHIFT)
  273. #define SSD1289_ENTRY_TY_SHIFT (6) /* RAM data write method */
  274. #define SSD1289_ENTRY_TY_MASK (3 << SSD1289_ENTRY_TY_SHIFT)
  275. # define SSD1289_ENTRY_TY_A (0 << SSD1289_ENTRY_TY_SHIFT)
  276. # define SSD1289_ENTRY_TY_B (1 << SSD1289_ENTRY_TY_SHIFT)
  277. # define SSD1289_ENTRY_TY_C (2 << SSD1289_ENTRY_TY_SHIFT)
  278. #define SSD1289_ENTRY_DMODE_SHIFT (8) /* Data display mode */
  279. #define SSD1289_ENTRY_DMODE_MASK (3 << SSD1289_ENTRY_DMODE_SHIFT)
  280. # define SSD1289_ENTRY_DMODE_RAM (0 << SSD1289_ENTRY_DMODE_SHIFT)
  281. # define SSD1289_ENTRY_DMODE_GENERIC (1 << SSD1289_ENTRY_DMODE_SHIFT)
  282. # define SSD1289_ENTRY_DMODE_RAMGEN (2 << SSD1289_ENTRY_DMODE_SHIFT)
  283. # define SSD1289_ENTRY_DMODE_GENRAM (3 << SSD1289_ENTRY_DMODE_SHIFT)
  284. #define SSD1289_ENTRY_WMODE (1 << 10) /* Select source of data in RAM */
  285. #define SSD1289_ENTRY_OEDEF (1 << 11) /* Define display window */
  286. #define SSD1289_ENTRY_TRANS (1 << 12) /* Transparent display */
  287. #define SSD1289_ENTRY_DFM_SHIFT (13) /* Color display mode */
  288. #define SSD1289_ENTRY_DFM_MASK (3 << SSD1289_ENTRY_DFM_SHIFT)
  289. # define SSD1289_ENTRY_DFM_262K (2 << SSD1289_ENTRY_DFM_SHIFT)
  290. # define SSD1289_ENTRY_DFM_65K (3 << SSD1289_ENTRY_DFM_SHIFT)
  291. #define SSD1289_ENTRY_VSMODE (1 << 15) /* Frame frequency depends on VSYNC */
  292. /* Generic Interface Control */
  293. #define SSD1289_GIFCTRL_INVVS (1 << 0) /* Sets the signal polarity of DOTCLK pin */
  294. #define SSD1289_GIFCTRL_INVHS (1 << 1) /* Sets the signal polarity of DEN pin */
  295. #define SSD1289_GIFCTRL_NVDEN (1 << 2) /* Sets the signal polarity of HSYNC pin */
  296. #define SSD1289_GIFCTRL_INVDOT (1 << 3) /* Sets the signal polarity of VSYNC pin */
  297. /* Horizontal Porch */
  298. #define SSD1289_HPORCH_HBP_SHIFT (0) /* Set delay from falling edge of HSYNC signal to data */
  299. #define SSD1289_HPORCH_HBP_MASK (0xff << SSD1289_HPORCH_HBP_SHIFT)
  300. #define SSD1289_HPORCH_XL_SHIFT (8) /* number of valid pixel per line */
  301. #define SSD1289_HPORCH_XL_MASK (0xff << SSD1289_HPORCH_XL_SHIFT)
  302. /* Vertical Porch */
  303. #define SSD1289_VPORCH_VBP_SHIFT (0) /* Set delay from falling edge of VSYNC signal to line */
  304. #define SSD1289_VPORCH_VBP_MASK (0xff << SSD1289_VPORCH_VBP_SHIFT)
  305. #define SSD1289_VPORCH_XFP_SHIFT (8) /* Delay from last line to falling edge of VSYNC of next frame */
  306. #define SSD1289_VPORCH_XFP_MASK (0xff << SSD1289_VPORCH_XFP_SHIFT)
  307. #define SSD1289_VPORCH_
  308. /* Power control 5 */
  309. #define SSD1289_PWRCTRL5_VCM_SHIFT (0) /* Set the VcomH voltage */
  310. #define SSD1289_PWRCTRL5_VCM_MASK (0x3f << SSD1289_PWRCTRL5_VCM_SHIFT)
  311. # define SSD1289_PWRCTRL5_VCM(n) ((n) << SSD1289_PWRCTRL5_VCM_SHIFT)
  312. #define SSD1289_PWRCTRL5_NOTP (1 << 7) /* 1=VCM valid */
  313. /* RAM write data mask 1 */
  314. #define SSD1289_WRMASK1_WMG_SHIFT (2)
  315. #define SSD1289_WRMASK1_WMG_MASK (0x3f << SSD1289_WRMASK1_WMG_SHIFT)
  316. #define SSD1289_WRMASK1_WMR_SHIFT (10)
  317. #define SSD1289_WRMASK1_WMR_MASK (0x3f << SSD1289_WRMASK1_WMR_SHIFT)
  318. #define SSD1289_WRMASK2_WMB_SHIFT (2)
  319. #define SSD1289_WRMASK2_WMB_MASK (0x3f << SSD1289_WRMASK2_WMB_SHIFT)
  320. /* Frame Frequency */
  321. #define SSD1289_FFREQ_OSC_SHIFT (12) /* Set the frame frequency */
  322. #define SSD1289_FFREQ_OSC_MASK (15 << SSD1289_FFREQ_OSC_SHIFT)
  323. # define SSD1289_FFREQ_OSC_FF50 (0 << SSD1289_FFREQ_OSC_SHIFT)
  324. # define SSD1289_FFREQ_OSC_FF55 (2 << SSD1289_FFREQ_OSC_SHIFT)
  325. # define SSD1289_FFREQ_OSC_FF60 (5 << SSD1289_FFREQ_OSC_SHIFT)
  326. # define SSD1289_FFREQ_OSC_FF65 (8 << SSD1289_FFREQ_OSC_SHIFT)
  327. # define SSD1289_FFREQ_OSC_FF70 (10 << SSD1289_FFREQ_OSC_SHIFT)
  328. # define SSD1289_FFREQ_OSC_FF75 (12 << SSD1289_FFREQ_OSC_SHIFT)
  329. # define SSD1289_FFREQ_OSC_FF80 (14 << SSD1289_FFREQ_OSC_SHIFT)
  330. /* VCOM OTP */
  331. #define SSD1289_VCOMOTP1_ACTIVATE 0x0006
  332. #define SSD1289_VCOMOTP1_FIRE 0x000a
  333. #define SSD1289_VCOMOTP2_ACTIVATE 0x80c0
  334. /* Optimize Access Speed 1, 2, 3 (omitted) */
  335. /* Gamma control 1-10. Magic values. I won't try to represent the fields. */
  336. /* Vertical scroll control 1 and 2 */
  337. #define SSD1289_VSCROLL_MASK 0x1ff /* Scroll length */
  338. /* Horizontal RAM address position */
  339. #define SSD1289_HADDR_HSA_SHIFT (0) /* Window horizontal start address */
  340. #define SSD1289_HADDR_HSA_MASK (0xff << SSD1289_HADDR_HSA_SHIFT)
  341. #define SSD1289_HADDR_HEA_SHIFT (8) /* Window horizontal end address */
  342. #define SSD1289_HADDR_HEA_MASK (0xff << SSD1289_HADDR_HEA_SHIFT)
  343. /* Vertical RAM address start/end position */
  344. #define SSD1289_VSTART_MASK 0x1ff /* Window Vertical start address */
  345. #define SSD1289_VEND_MASK 0x1ff /* Window Vertical end address */
  346. /* First window start/end */
  347. #define SSD1289_W1START_MASK 0x1ff /* Start line for first screen */
  348. #define SSD1289_W1END_MASK 0x1ff /* End line for first screen */
  349. /* Second window start/end */
  350. #define SSD1289_W2START_MASK 0x1ff /* Start line for second screen */
  351. #define SSD1289_W2END_MASK 0x1ff /* End line for second screen */
  352. /* Set GDDRAM X/Y address counter */
  353. #define SSD1289_XADDR_MASK 0xff /* GDDRAM X address in the address counter */
  354. #define SSD1289_YADDR_MASK 0x1ff /* GDDRAM Y address in the address counter */
  355. #endif /* CONFIG_LCD_SSD1289 */
  356. #endif /* __DRIVERS_LCD_SSD1289_H */