tda19988.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /****************************************************************************
  2. * drivers/lcd/tda19988.h
  3. *
  4. * Licensed to the Apache Software Foundation (ASF) under one or more
  5. * contributor license agreements. See the NOTICE file distributed with
  6. * this work for additional information regarding copyright ownership. The
  7. * ASF licenses this file to you under the Apache License, Version 2.0 (the
  8. * "License"); you may not use this file except in compliance with the
  9. * License. You may obtain a copy of the License at
  10. *
  11. * http://www.apache.org/licenses/LICENSE-2.0
  12. *
  13. * Unless required by applicable law or agreed to in writing, software
  14. * distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
  15. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
  16. * License for the specific language governing permissions and limitations
  17. * under the License.
  18. *
  19. ****************************************************************************/
  20. /* Definitions for the TDA19988.
  21. * The TDA19988 is a very low power and very small size
  22. * High-Definition Multimedia Interface (HDMI) 1.4a transmitter
  23. */
  24. #ifndef __DRIVERS_LCD_TDA19988_H
  25. #define __DRIVERS_LCD_TDA19988_H
  26. /****************************************************************************
  27. * Included Files
  28. ****************************************************************************/
  29. /****************************************************************************
  30. * Pre-processor Definitions
  31. ****************************************************************************/
  32. /* CEC Registers ************************************************************/
  33. /* The device has two I2C interfaces CEC (0x34) and HDMI (0x70). */
  34. #define CEC_FRO_IM_CLK_CTRL_REG 0xfb
  35. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  36. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  37. #define CEC_STATUS_REG 0xfe
  38. # define CEC_STATUS_CONNECTED (1 << 1)
  39. #define CEC_ENAMODS_REG 0xff
  40. # define CEC_ENAMODS_HDMI (1 << 1)
  41. # define CEC_ENAMODS_RXSENS (1 << 2)
  42. # define CEC_ENABLE_ALL 0x87
  43. /* HDMI Memory Pages ********************************************************/
  44. /* HDMI Memory is accessed via page and address.
  45. * The page must first be selected, then only the address is sent in order
  46. * accessing memory locations within the selected page.
  47. */
  48. #define HDMI_CTRL_PAGE 0x00 /* General control page */
  49. #define HDMI_PLL_PAGE 0x02 /* PLL settings page */
  50. #define HDMI_EDID_PAGE 0x09 /* EDID control page */
  51. #define HDMI_INFO_PAGE 0x10 /* Information frames and packets page */
  52. #define HDMI_AUDIO_PAGE 0x11 /* Audio settings and content info packets page */
  53. #define HDMI_HDCPOTP_PAGE 0x12 /* HDCP (TDA19988AHN and TDA19988AET only) and OTP */
  54. #define HDMI_GAMUT_PAGE 0x13 /* Gamut-related metadata packets page */
  55. /* The page select register does not lie within the above pages.
  56. * The value of 0xff is used for this access.
  57. */
  58. #define HDMI_NO_PAGE 0xff
  59. /* Page-related macros */
  60. #define MKREG(page, addr) (((page) << 8) | (addr))
  61. #define REGPAGE(reg) (((reg) >> 8) & 0xff)
  62. #define REGADDR(reg) ((reg) & 0xff)
  63. /* General Control Page Registers and Bit Definitions */
  64. #define HDMI_CTRL_REV_LO_REG MKREG(HDMI_CTRL_PAGE, 0x00)
  65. #define HDMI_CTRL_MAIN_CNTRL0_REG MKREG(HDMI_CTRL_PAGE, 0x01)
  66. # define HDMI_CTRL_MAIN_CNTRL0_SR (1 << 0)
  67. #define HDMI_CTRL_REV_HI_REG MKREG(HDMI_CTRL_PAGE, 0x02)
  68. # define HDMI_CTRL_REV_TDA9989N2 0x0101 /* Masking out bits 4-5 */
  69. # define HDMI_CTRL_REV_TDA19989 0x0201
  70. # define HDMI_CTRL_REV_TDA19989N2 0x0202
  71. # define HDMI_CTRL_REV_TDA19988 0x0301
  72. #define HDMI_CTRL_RESET_REG MKREG(HDMI_CTRL_PAGE, 0x0a)
  73. # define HDMI_CTRL_RESET_AUDIO (1 << 0)
  74. # define HDMI_CTRL_RESET_I2C (1 << 1)
  75. #define HDMI_CTRL_DDC_CTRL_REG MKREG(HDMI_CTRL_PAGE, 0x0b)
  76. # define HDMI_CTRL_DDC_EN 0x00
  77. #define HDMI_CTRL_DDC_CLK_REG MKREG(HDMI_CTRL_PAGE, 0x0c)
  78. # define HDMI_CTRL_DDC_CLK_EN (1 << 0)
  79. #define HDMI_CTRL_INTR_CTRL_REG MKREG(HDMI_CTRL_PAGE, 0x0f)
  80. # define HDMI_CTRL_INTR_EN_GLO (1 << 2)
  81. #define HDMI_CTRL_INT_REG MKREG(HDMI_CTRL_PAGE, 0x11)
  82. # define HDMI_CTRL_INT_EDID (1 << 1)
  83. #define HDMI_CTRL_VIPCTRL_0_REG MKREG(HDMI_CTRL_PAGE, 0x20)
  84. #define HDMI_CTRL_VIPCTRL_1_REG MKREG(HDMI_CTRL_PAGE, 0x21)
  85. #define HDMI_CTRL_VIPCTRL_2_REG MKREG(HDMI_CTRL_PAGE, 0x22)
  86. #define HDMI_CTRL_VIPCTRL_3_REG MKREG(HDMI_CTRL_PAGE, 0x23)
  87. # define HDMI_CTRL_VIPCTRL_3_SYNC_HS (2 << 4)
  88. # define HDMI_CTRL_VIPCTRL_3_V_TGL (1 << 2)
  89. # define HDMI_CTRL_VIPCTRL_3_H_TGL (1 << 1)
  90. #define HDMI_CTRL_VIPCTRL_4_REG MKREG(HDMI_CTRL_PAGE, 0x24)
  91. # define HDMI_CTRL_VIPCTRL_4_BLANKIT_NDE (0 << 2)
  92. # define HDMI_CTRL_VIPCTRL_4_BLANKIT_HS_VS (1 << 2)
  93. # define HDMI_CTRL_VIPCTRL_4_BLANKIT_NHS_VS (2 << 2)
  94. # define HDMI_CTRL_VIPCTRL_4_BLANKIT_HE_VE (3 << 2)
  95. # define HDMI_CTRL_VIPCTRL_4_BLC_NONE (0 << 0)
  96. # define HDMI_CTRL_VIPCTRL_4_BLC_RGB444 (1 << 0)
  97. # define HDMI_CTRL_VIPCTRL_4_BLC_YUV444 (2 << 0)
  98. # define HDMI_CTRL_VIPCTRL_4_BLC_YUV422 (3 << 0)
  99. #define HDMI_CTRL_VIPCTRL_5_REG MKREG(HDMI_CTRL_PAGE, 0x25)
  100. # define HDMI_CTRL_VIPCTRL_5_SP_CNT(n) (((n) & 3) << 1)
  101. #define HDMI_CTRL_MUX_VP_VIP_OUT_REG MKREG(HDMI_CTRL_PAGE, 0x27)
  102. #define HDMI_CTRL_MATCTRL_REG MKREG(HDMI_CTRL_PAGE, 0x80)
  103. # define HDMI_CTRL_MAT_CONTRL_MAT_BP (1 << 2)
  104. #define HDMI_CTRL_MUX_VIDFORMAT_REG MKREG(HDMI_CTRL_PAGE, 0xa0)
  105. #define HDMI_CTRL_MUX_REFPIX_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xa1)
  106. #define HDMI_CTRL_MUX_REFPIX_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xa2)
  107. #define HDMI_CTRL_MUX_REFLINE_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xa3)
  108. #define HDMI_CTRL_MUX_REFLINE_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xa4)
  109. #define HDMI_CTRL_MUX_NPIX_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xa5)
  110. #define HDMI_CTRL_MUX_NPIX_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xa6)
  111. #define HDMI_CTRL_MUX_NLINE_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xa7)
  112. #define HDMI_CTRL_MUX_NLINE_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xa8)
  113. #define HDMI_CTRL_MUX_VS_LINE_STRT_1_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xa9)
  114. #define HDMI_CTRL_MUX_VS_LINE_STRT_1_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xaa)
  115. #define HDMI_CTRL_MUX_VS_PIX_STRT_1_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xab)
  116. #define HDMI_CTRL_VS_PIX_STRT_1_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xac)
  117. #define HDMI_CTRL_VS_LINE_END_1_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xad)
  118. #define HDMI_CTRL_VS_LINE_END_1_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xae)
  119. #define HDMI_CTRL_VS_PIX_END_1_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xaf)
  120. #define HDMI_CTRL_VS_PIX_END_1_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xb0)
  121. #define HDMI_CTRL_VS_LINE_STRT_2_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xb1)
  122. #define HDMI_CTRL_VS_LINE_STRT_2_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xb2)
  123. #define HDMI_CTRL_VS_PIX_STRT_2_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xb3)
  124. #define HDMI_CTRL_VS_PIX_STRT_2_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xb4)
  125. #define HDMI_CTRL_VS_LINE_END_2_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xb5)
  126. #define HDMI_CTRL_VS_LINE_END_2_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xb6)
  127. #define HDMI_CTRL_VS_PIX_END_2_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xb7)
  128. #define HDMI_CTRL_VS_PIX_END_2_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xb8)
  129. #define HDMI_CTRL_HS_PIX_START_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xb9)
  130. #define HDMI_CTRL_HS_PIX_START_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xba)
  131. #define HDMI_CTRL_HS_PIX_STOP_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xbb)
  132. #define HDMI_CTRL_HS_PIX_STOP_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xbc)
  133. #define HDMI_CTRL_VWIN_START_1_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xbd)
  134. #define HDMI_CTRL_VWIN_START_1_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xbe)
  135. #define HDMI_CTRL_VWIN_END_1_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xbf)
  136. #define HDMI_CTRL_VWIN_END_1_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xc0)
  137. #define HDMI_CTRL_VWIN_START_2_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xc1)
  138. #define HDMI_CTRL_VWIN_START_2_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xc2)
  139. #define HDMI_CTRL_VWIN_END_2_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xc3)
  140. #define HDMI_CTRL_VWIN_END_2_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xc4)
  141. #define HDMI_CTRL_DE_START_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xc5)
  142. #define HDMI_CTRL_DE_START_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xc6)
  143. #define HDMI_CTRL_DE_STOP_MSB_REG MKREG(HDMI_CTRL_PAGE, 0xc7)
  144. #define HDMI_CTRL_DE_STOP_LSB_REG MKREG(HDMI_CTRL_PAGE, 0xc8)
  145. #define HDMI_CTRL_TBG_CNTRL_0_REG MKREG(HDMI_CTRL_PAGE, 0xca)
  146. # define HDMI_CTRL_TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  147. # define HDMI_CTRL_TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  148. #define HDMI_CTRL_TBG_CNTRL_1_REG MKREG(HDMI_CTRL_PAGE, 0xcb)
  149. # define HDMI_CTRL_TBG_CNTRL_1_H_TGL (1 << 0)
  150. # define HDMI_CTRL_TBG_CNTRL_1_V_TGL (1 << 1)
  151. # define HDMI_CTRL_TBG_CNTRL_1_TGL_EN (1 << 2)
  152. # define HDMI_CTRL_TBG_CNTRL_1_DWIN_DIS (1 << 6)
  153. #define HDMI_CTRL_HVF_CNTRL_0_REG MKREG(HDMI_CTRL_PAGE, 0xe4)
  154. # define HDMI_CTRL_HVF_CNTRL_0_INTPOL_BYPASS (0 << 0)
  155. # define HDMI_CTRL_HVF_CNTRL_0_PREFIL_NONE (0 << 2)
  156. #define HDMI_CTRL_HVF_CNTRL_1_REG MKREG(HDMI_CTRL_PAGE, 0xe5)
  157. # define HDMI_CTRL_HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  158. # define HDMI_CTRL_HVF_CNTRL_1_VQR_FULL HDMI_CTRL_HVF_CNTRL_1_VQR(0)
  159. #define HDMI_CTRL_ENABLE_SPACE_REG MKREG(HDMI_CTRL_PAGE, 0xd6)
  160. #define HDMI_CTRL_RPT_CNTRL_REG MKREG(HDMI_CTRL_PAGE, 0xf0)
  161. /* PLL Page Registers */
  162. #define HDMI_PLL_SERIAL_1_REG MKREG(HDMI_PLL_PAGE, 0x00)
  163. # define HDMI_PLL_SERIAL_1_SRL_MAN_IP (1 << 6)
  164. #define HDMI_PLL_SERIAL_2_REG MKREG(HDMI_PLL_PAGE, 0x01)
  165. # define HDMI_PLL_SERIAL_2_SRL_NOSC(x) (((x) & 0x3) << 0)
  166. # define HDMI_PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  167. #define HDMI_PLL_SERIAL_3_REG MKREG(HDMI_PLL_PAGE, 0x02)
  168. # define HDMI_PLL_SERIAL_3_SRL_CCIR (1 << 0)
  169. # define HDMI_PLL_SERIAL_3_SRL_DE (1 << 2)
  170. # define HDMI_PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  171. #define HDMI_PLL_SERIALIZER_REG MKREG(HDMI_PLL_PAGE, 0x03)
  172. #define HDMI_PLL_BUFFER_OUT_REG MKREG(HDMI_PLL_PAGE, 0x04)
  173. #define HDMI_PLL_SCG1_REG MKREG(HDMI_PLL_PAGE, 0x05)
  174. #define HDMI_PLL_SCG2_REG MKREG(HDMI_PLL_PAGE, 0x06)
  175. #define HDMI_PLL_SCGN1_REG MKREG(HDMI_PLL_PAGE, 0x07)
  176. #define HDMI_PLL_SCGN2_REG MKREG(HDMI_PLL_PAGE, 0x08)
  177. #define HDMI_PLL_SCGR1_REG MKREG(HDMI_PLL_PAGE, 0x09)
  178. #define HDMI_PLL_SCGR2_REG MKREG(HDMI_PLL_PAGE, 0x0a)
  179. #define HDMI_PLL_SEL_CLK_REG MKREG(HDMI_PLL_PAGE, 0x11)
  180. # define HDMI_PLL_SEL_CLK_ENA_SC_CLK (1 << 3)
  181. # define HDMI_PLL_SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  182. # define HDMI_PLL_SEL_CLK_SEL_CLK1 (1 << 0)
  183. #define HDMI_PLL_ANA_GENERAL_REG MKREG(HDMI_PLL_PAGE, 0x12)
  184. /* EDID Control Page Registers and Bit Definitions */
  185. #define HDMI_EDID_DATA_REG MKREG(HDMI_EDID_PAGE, 0x00)
  186. #define HDMI_EDID_REQ_REG MKREG(HDMI_EDID_PAGE, 0xfa)
  187. # define HDMI_EDID_REQ_READ (1 << 0)
  188. #define HDMI_EDID_DEV_ADDR_REG MKREG(HDMI_EDID_PAGE, 0xfb)
  189. # define HDMI_EDID_DEV_ADDR 0xa0
  190. #define HDMI_EDID_OFFSET_REG MKREG(HDMI_EDID_PAGE, 0xfc)
  191. # define HDMI_EDID_OFFSET 0x00
  192. #define HDMI_EDID_SEGM_ADDR_REG MKREG(HDMI_EDID_PAGE, 0xfd)
  193. #define HDMI_EDID_SEGM_ADDR 0x00
  194. #define HDMI_EDID_DDC_SEGM_REG MKREG(HDMI_EDID_PAGE, 0xfe)
  195. # define HDMI_EDID_SEG_ADDR 0x00
  196. /* HDCP (TDA19988AHN and TDA19988AET only) and OTP Page Registers and Bit
  197. * Definitions.
  198. */
  199. #define HDMI_HDCPOTP_TX3_REG MKREG(HDMI_HDCPOTP_PAGE, 0x9a)
  200. #define HDMI_HDCPOTP_TX4_REG MKREG(HDMI_HDCPOTP_PAGE, 0x9b)
  201. # define HDMI_HDCPOTP_TX4_PDRAM (1 << 1)
  202. #define HDMI_HDCPOTP_TX33_REG MKREG(HDMI_HDCPOTP_PAGE, 0x9b)
  203. # define HDMI_HDCPOTP_TX33_HDMI (1 << 1)
  204. /* Information Frames and Packets Page Registers and Bit Definitions */
  205. #define HDMI_INFO_VSP MKREG(HDMI_INFO_PAGE, 0x20)
  206. #define HDMI_INFO_AVI MKREG(HDMI_INFO_PAGE, 0x40)
  207. #define HDMI_INFO_SPD MKREG(HDMI_INFO_PAGE, 0x60)
  208. #define HDMI_INFO_AUD MKREG(HDMI_INFO_PAGE, 0x80)
  209. #define HDMI_INFO_MPS MKREG(HDMI_INFO_PAGE, 0xa0)
  210. /* Audio settings and content info packets page Registers and Bit
  211. * Definitions
  212. */
  213. #define HDMI_AUDIO_ENC_CTRL_REG MKREG(HDMI_AUDIO_PAGE, 0x0d)
  214. # define HDMI_AUDIO_ENC_CNTRL_DVI_MODE (0 << 2)
  215. # define HDMI_AUDIO_ENC_CNTRL_HDMI_MODE (1 << 2)
  216. #define HDMI_AUDIO_DIP_IF_FLAGS_REG MKREG(HDMI_AUDIO_PAGE, 0x0f)
  217. # define HDMI_AUDIO_DIP_IF_FLAGS_IF1 (1 << 1)
  218. # define HDMI_AUDIO_DIP_IF_FLAGS_IF2 (1 << 2) /* AVI IF on page 10h */
  219. # define HDMI_AUDIO_DIP_IF_FLAGS_IF3 (1 << 3)
  220. # define HDMI_AUDIO_DIP_IF_FLAGS_IF4 (1 << 4)
  221. # define HDMI_AUDIO_DIP_IF_FLAGS_IF5 (1 << 5)
  222. /* Page Select Register (no page) */
  223. #define HDMI_PAGE_SELECT_REG MKREG(HDMI_NO_PAGE, 0xff)
  224. #endif /* __DRIVERS_LCD_TDA19988_H */